Espressif Systems /ESP32-H2 /PARL_IO /RX_CLK_CFG

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as RX_CLK_CFG

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (RX_CLK_I_INV)RX_CLK_I_INV 0 (RX_CLK_O_INV)RX_CLK_O_INV

Description

Parallel IO RX clk configuration register

Fields

RX_CLK_I_INV

Set this bit to invert the input Rx core clock.

RX_CLK_O_INV

Set this bit to invert the output Rx core clock.

Links

() ()